Lowest level (sometimes called Level 0, L0) triggers are fundamental components in high energy physics experiments, and yet they are quite often custom-made. Even when using FPGAs to achieve better flexibility in modifying and maintaining, small changes require hardware reconfiguration and changes to the algorithm logic could be constrained by the hardware. For these reasons we are developing for the NA62 experiment at CERN a L0-trigger based on the use of a PC and commodity FPGA development board.
Autori interni: | |
Autori: | Pivanti, M.; Schifano, S. F.; Dalpiaz, P.; Gamberini, E.; Gianoli, A.; Sozzi, MARCO STANISLAO |
Titolo: | Implementation of a PC-based Level 0 Trigger Processor for the NA62 Experiment |
Anno del prodotto: | 2014 |
Digital Object Identifier (DOI): | 10.1088/1742-6596/513/1/012008 |
Appare nelle tipologie: | 1.1 Articolo in rivista |
File in questo prodotto:
Non ci sono file associati a questo prodotto.
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.