A low-power, low voltage capacitance to pulse duration converter with intrinsic low sensitivity to temperature and parasitic capacitances is presented. The circuit uses a dual clock chopper modulation, which significantly lowers the effects of device mismatch. An effective resolution of 7.2 bits with 3.8 uA supply current and operation down to 0.9 Vdd are demonstrated by means of electrical simulations performed on a prototype designed with the UMC 0.18 um process.

A chopper stabilized, low power capacitance to PWM converter for sensor interfacing

DEL CESTA, SIMONE;INTASCHI, LUCA;BRUSCHI, PAOLO;PIOTTO, MASSIMO
2016-01-01

Abstract

A low-power, low voltage capacitance to pulse duration converter with intrinsic low sensitivity to temperature and parasitic capacitances is presented. The circuit uses a dual clock chopper modulation, which significantly lowers the effects of device mismatch. An effective resolution of 7.2 bits with 3.8 uA supply current and operation down to 0.9 Vdd are demonstrated by means of electrical simulations performed on a prototype designed with the UMC 0.18 um process.
2016
9781509004935
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11568/810097
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 1
  • ???jsp.display-item.citation.isi??? 0
social impact