PACINI, TOMMASO Statistiche

PACINI, TOMMASO  

DIPARTIMENTO DI INGEGNERIA DELL'INFORMAZIONE  

Mostra records
Risultati 1 - 8 di 8 (tempo di esecuzione: 0.025 secondi).
Titolo Data di pubblicazione Autore(i) File
Design and Evaluation of CPU-, GPU-, and FPGA-Based Deployment of a CNN for Motor Imagery Classification in Brain-Computer Interfaces 1-gen-2024 Pacini, F.; Pacini, T.; Lai, G.; Zocco, A. M.; Fanucci, L.
FPG-AI: A Technology-Independent Framework for the Automation of CNN Deployment on FPGAs 1-gen-2023 Pacini, T; Rapuano, E; Fanucci, L
Towards the Extension of FPG-AI Toolflow to RNN Deployment on FPGAs for On-board Satellite Applications 1-gen-2023 Pacini, T.; Rapuano, E.; Tuttobene, L.; Nannipieri, P.; Fanucci, L.; Moranti, S.
A Post-training Quantization Method for the Design of Fixed-Point-Based FPGA/ASIC Hardware Accelerators for LSTM/GRU Algorithms 1-gen-2022 Rapuano, Emilio; Pacini, Tommaso; Fanucci, Luca
Design and Implementation of an FPGA-Based CNN Hardware Accelerator Using Partial Reconfigurability: The CloudScout Case Study 1-gen-2022 Comino, C.; Pacini, T.; Rapuano, E.; Fanucci, L.
A multi-cache system for on-chip memory optimization in fpga-based cnn accelerators 1-gen-2021 Pacini, T.; Rapuano, E.; Dinelli, G.; Fanucci, L.
An FPGA-based hardware accelerator for CNNs inference on board satellites: Benchmarking with Myriad 2-based solution for the cloudscout case study 1-gen-2021 Rapuano, E.; Meoni, G.; Pacini, T.; Dinelli, G.; Furano, G.; Giuffrida, G.; Fanucci, L.
MEM-OPT: A Scheduling and Data Re-Use System to Optimize On-Chip Memory Usage for CNNs On-Board FPGAs 1-gen-2020 Dinelli, G.; Meoni, G.; Rapuano, E.; Pacini, T.; Fanucci, L.